GD32W51x User Manual
28
Figure 20-10. Timing diagram of TI slave mode
....................................................................................679
Figure 20-11. Timing diagram of quad write operation in Quad-SPI mode
...............................680
Figure 20-12. Timing diagram of quad read operation in Quad-SPI mode
................................681
Figure 20-13. Block diagram of I2S
Figure 20-14. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 20-15. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 20-16. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 20-17. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Figure 20-18. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 20-19. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 20-20. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 20-21. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 20-22. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 20-23. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 20-24. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 20-25. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Figure 20-26. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 20-27. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 20-28. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 20-29. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 20-30. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 20-31. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 20-32. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 20-33. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 20-34. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 20-35. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 20-36. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Figure 20-37. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Figure 20-38. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure 20-39. PCM standard short frame synchronization mode timing diagram (DTLEN=01,
Figure 20-40. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 20-41. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 20-42. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 20-43. PCM standard long frame synchronization mode timing diagram (DTLEN=00,