GD32W51x User Manual
279
31:0
B (x + 32 * y)
Secure access mode for the union-block y configuration bits x, x=0..31.
These bits are set and cleared by softw are
0: block of union-block y is non-secure.
1: block of union-block y is secure.
9.6.3.
TZBMPC1 lock register 0 (TZPCU_TZBMPC1_LOCK0)
Address offset: 0x010
Reset value: 0x0000 0000
Secure access only.
This register has to be accessed by word (32-bit).
Software can only write once to this bit and can also read it at any time. Only a reset can
return the bit to its reset value
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LKUB7
LKUB6
LKUB5
LKUB4
LKUB3
LKUB2
LKUB1
LKUB0
rwo
rwo
rwo
rwo
rwo
rwo
rwo
rwo
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:0
LKUB[7:0]
The union-blocks 0 to 7 secure access mode lock configuration bits.
These bits are set and cleared by softw are
0x0000 0000: security configuration unlocked for all union-blocks
0x0000 0001: security configuration locked only for union-blocks 0
....
0x0000 000F: security configuration locked for all union-blocks of SRAM1
9.7.
TZBMPC2 registers definition
TZBMPC2 secure access base address: 0x500B 0000
TZBMPC2 non-secure access base address: 0x400B 0000
9.7.1.
TZBMPC2 control register (TZPCU_TZBMPC2_CTL)
Address offset: 0x000
Reset value: 0x0000 0000
Secure access only.