GD32W51x User Manual
29
Figure 20-44. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
Figure 20-45. PCM standard long frame synchronization mode timing diagram (DTLEN=10,
Figure 20-46. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 20-47. PCM standard long frame synchronization mode timing diagram (DTLEN=01,
Figure 20-48. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 20-49. PCM standard long frame synchronization mode timing diagram (DTLEN=00,
Figure 20-50. Block diagram of I2S clock generator
...........................................................................693
SQPI Read ID Example (IDLEN=00)
..................................................................................713
...............................................................................................715
..........................................................................................715
.............................................................................................716
Figure 22-2. QSPI command format
Figure 22-3. CSN and SCK behavior
Figure 23-1. SDIO “no response” and “no data” operations
..........................................................759
Figure 23-2. SDIO multiple blocks read operation
...............................................................................760
Figure 23-3. SDIO multiple blocks write operation
..............................................................................760
Figure 23-4. SDIO sequential read operation
.........................................................................................760
Figure 23-5. SDIO sequential write operation
........................................................................................760
Figure 23-6. SDIO block diagram
Figure 23-7. Command Token Format
Figure 23-8. Response Token Format
Figure 23-9. 1-bit data bus width
Figure 23-10. 4-bit data bus width
Figure 23-11. 8-bit data bus width
Figure 23-12. Read wait control by stopping SDIO_CK
.....................................................................802
Figure 23-13. Read wait operation using SDIO_D[2]
..........................................................................803
Figure 23-14. Function2 read cycle inserted during function1 multiple read cycle
Figure 23-15. Read Interrupt cycle timing
...............................................................................................804
Figure 23-16. Write interrupt cycle timing
...............................................................................................804
Figure 23-17. Multiple block 4-Bit read interrupt cycle timing
........................................................805
Figure 23-18. Multiple block 4-Bit write interrupt cycle timing