GD32W51x User Manual
1033
7:5
Reserved
Must be kept at reset value.
4
RCHPDT
Regular channel pending data
Regular data in RDATA[23:0] w as delayed due to an inserted channel trigger during
the conversion
3:1
Reserved
Must be kept at reset value.
0
RCCH
Regular channel most recently converted
When each regular conversion finishes, RCCH is updated to indicate w hich channel
w as converted. Thus RDATA[23:0] holds the data that corresponds to the channel
indicated by RCCH.
Filter y threshold monitor high threshold register (HPDF_FLTyTMHT)
Address offset:
0x120 + 0x80 * y, (y = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
HTVAL[23:8]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
HTVAL[7:0]
Reserved
HTBSD[1:0]
rw
rw
Bits
Fields
Descriptions
31:8
HTVAL[23:0]
Threshold monitor high threshold value
These bits are w ritten by softw are to determine the high threshold for the threshold
monitor.
If TMFM=1, the higher 16 bits determine the 16-bit threshold as compared w ith the
threshold monitor filter output. Bits HTVAL[7:0] are ignored.
7:2
Reserved
Must be kept at reset value.
1:0
HTBSD[1:0]
High threshold event break signal distribution
00: Break signal is not distributed to high threshold event
01:
Break signal 0 is distributed to high threshold event
10: Break signal 1 is distributed to high threshold event
11: Break signal 0 and 1 is distributed to high threshold event
Filter y threshold monitor low threshold register (HPDF_FLTyTMLT)
Address offset:
0x124 + 0x80 * y, (y = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).