GD32W51x User Manual
788
Bits
Identifier
Type
Value
Description
Clear
Condition
authentication process.
2
Reserved for application specific commands.
[1:0]
Reserved for manufacturer test mode.
Note:
18, 17, 7 bits are only for MMC. 14, 3 bits are only for SD memory.
SD status register
The SD Status contains status bits that are related to the SD Memory Card proprietary
features and may be used for future application-specific usage. The size of the SD Status is
one data block of 512 bits. The content of this register is transmitted to the Host over the D
bus along with a 16-bit CRC. The SD Status is sent to the host over the D bus as a response
to ACMD13 (CMD55 followed with CMD13). ACMD13 can be sent to a card only in
‘
transfer
state
’
(card is selected). The SD Status structure is described below.
The same abbreviation for
‘
type
’
and
‘
clear condition
’
were used as for the Card Status above.
Table 23-24. SD status
Bits
Identifier
Type
Value
Description
Clear
Condition
[511:5
10]
D_BUS_WIDTH
SR
’00’= 1 (default)
‘01’= reserved
‘10’= 4 bit w idth
‘11’= reserved
Show s the currently defined
data bus w idth that w as
defined by
SET_BUS_WIDTH command
A
509
SECURED_MOD E
SR
’0’= Not in the
mode
’1’= In Secured
Mode
Card is in Secured Mode of
operation (refer to the “SD
Security Specification”).
A
[508:4
96]
reserved
[495:4
80]
SD_CARD_TY PE
SR
The follow ing
cards are
currently defined:
’0000’= Regular
SD RD/WR Card.
’0001’= SD
ROM'0002'
= OTP '= OTP
In the future, the 8 LSBs w ill
be used to define different
variations of an SD Memory
Card (Each bit w ill define
different SD Types). The 8
MSBs w ill be used to define
SD Cards that do not comply
w ith current SD Physical
Layer Specification.
A
[479:4
48]
SIZE_OF_PROTECT
ED_AREA
SR
Size of protected
area
(See below )
A
[447:4
SPEED_CLASS
SR
Speed class of the
(See below )
A