GD32W51x User Manual
147
This bit is cleared only by a POR / PDR or by setting the WURST bit in the
PMU_CTL0 register.
5.4.3.
Control register 1 (PMU_CTL1)
Address offset: 0x08
Reset value: 0x0000 0002 (reset by wakeup from Standby mode)
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SRAM3P
WAKE
SRAM3PS
LEEP
Reserved
SRAM2P
WAKE
SRAM2PS
LEEP
Reserved
SRAM1P
WAKE
SRAM1PS
LEEP
Reserved WPWAKE WPSLEEP WPEN
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
SRAM3PWAKE
SRAM3 w akeup by softw are. Clear by hardw are
13
SRAM3PSLEEP
SRAM3 go to sleep by softw are. Clear by hardw are
12:11
Reserved
Must be kept at reset value.
10
SRAM2PWAKE
SRAM2 w akeup by softw are. Clear by hardw are
9
SRAM2PSLEEP
SRAM2 go to sleep by softw are. Clear by hardw are
8:7
Reserved
Must be kept at reset value.
6
SRAM1PWAKE
SRAM1 w akeup by softw are. Clear by hardw are
5
SRAM1PSLEEP
SRAM1 go to sleep by softw are. Clear by hardw are
4
Reserved
Must be kept at reset value.
3
WPWAKE
Wi-Fi w akeup
Only w hen WPEN bit is 1, set this bit by softw are w ill w akeup Wi-Fi. Or by clear
WPEN bit (change from 1 to 0) can w akeup Wi-Fi. Clear by hardw are.
2
WPSLEEP
Wi-Fi go to sleep by softw are only w hen WPEN bit is 1. Clear by hardw are.
1
WPEN
Wi-Fi pow er enable (reset:1) (a global reset on Wi-Fi is needed after sw itching this
bit)
1: Wi-Fi_OFF domain pow er off w hen Wi-Fi sleep, and pow er on w hen Wi- Fi
w akeup.(w hen this bit is 1, Wi-Fi pow er on / off can be set by softw are or hardw are)
0: Wi-Fi_OFF domain pow er on. When the Wi-Fi_OFF is pow er off, clear this bit w ill