GD32W51x User Manual
1029
1
RCEF
Regular conversion end flag
0: No regular conversion has completed
1: A regular conversion has completed
If RCEF=1, it means that the data may be read.
This bit is set by hardw are. It is cleared w hen the softw are or DMA reads
HPDF_FLTy RDATA register.
0
ICEF
Inserted conversion end flag
0: No inserted conversion has completed
1: An inserted conversion has completed
If ICEF=1, it means that its data may be read.
This bit is set by hardw are. It is cleared w hen the softw are or DMA reads
HPDF_FLTy IDATA register.
Filter y interrupt flag clear register (HPDF_FLTyINTC)
Address offset:
0x10C + 0x80 * y, (y = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
Note: The bits of HPDF_FLTyINTC are always read as ‘0’.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
MMFC[1:0]
Reserved
CKLFC[1:0]
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RCOFC ICOFC
Reserved
rc_w1
rc_w1
Bits
Fields
Descriptions
31:26
Reserved
Must be kept at reset value.
25:24
MMFC[1:0]
Clear the malfunction monitor flag
00:
No effect
01: Clear the malfunction monitor flag on channel 0
10: Clear the malfunction monitor flag on channel 1
11: Clear the malfunction monitor flag on channel 0 and channel 1
This bit is only available in HPDF_FLT0INTC register.
23:18
Reserved
Must be kept at reset value.
17:16
CKLFC[1:0]
Clear the clock loss flag
00: No effect
01: Clear the clock loss flag on channel 0
10: Clear the clock loss flag on channel 1
11: Clear the clock loss flag on channel 0 and channel 1.