GD32W51x User Manual
855
30:24
NPTXRQTOP[6:0]
Top entry of the non-periodic Tx request queue
Entry in the non-periodic transmit request queue.
Bits 30:27: Channel number
Bits 26:25:
– 00: IN/OUT token
– 01: Zero-length OUT packet
– 11: Channel halt request
Bit 24: Terminate Flag, indicating last entry for selected channel.
23:16
NPTXRQS[7:0]
Non-periodic Tx request queue space
The remaining space of the non-periodic transmit request queue.
0: Request queue is Full
1: 1 entry
2: 2 entries
…
n: n entries (0
≤n≤8)
Others: Reserved
15:0
NPTXFS[15:0]
Non-periodic Tx FIFO space
The remaining space of the non-periodic transmit FIFO.
In terms of 32-bit w ords.
0: Non-periodic Tx FIFO is full
1: 1 w ord
2: 2 w ords
n: n
w ords (0≤n≤NPTXFD)
Others: Reserved
Global core configuration register (USBFS_GCCFG)
Address offset: 0x0038
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
V
B
U
S
IG
S
O
F
O
E
N
V
B
U
S
B
C
E
N
V
B
U
S
A
C
E
N
R
e
se
rve
d
P
W
R
O
N
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d