GD32W51x User Manual
719
code comes from WCMD.
30:23
Reserved
Must be kept at reset value.
22:20
WMODE[2:0]
SQPI controller w rite command mode:
000: SSQ mode
001: SSS mode
010: SQQ mode
011: QQQ mode
100: SSD mode
101: SDD mode
19:16
WWAITCYCLE[3:0]
SQPI w rite command w aitcycle number after address phase
15:0
WCMD[15:0]
SQPI w rite command for AHB w rite transfer
Note : Before write 1 to SC bit, you must ensure it is cleared and after set SC to 1,you must wait SC cleared
21.4.4.
SQPI ID Low Register (SQPI_IDL
)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IDL [31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IDL [15:0]
r
Bits
Fields
Descriptions
31:0
IDL[31:0]
ID Low Data saved for SQPI Read ID Command
IDL[15:0] is valid w hen IDLEN=10
IDL[7:0] is valid w hen IDLEN=11.
21.4.5.
SQPI ID High Register (SQPI_IDH
)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16