GD32W51x User Manual
483
updated on the rising edge of the selected trigger input.
101: Pause mode. The trigger input enables the counter clock w hen it is high and
disables the counter w hen it is low .
110: Event mode. A rising edge of the trigger input enables the counter. The counter
cannot be disabled by the slave mode controller.
111: External clock mode 0. The counter counts on the rising edges of the selected
trigger.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved TRGDEN CMTDEN CH3DEN CH2DEN CH1DEN CH0DEN UPDEN
BRKIE
TRGIE
CMTIE
CH3IE
CH2IE
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
TRGDEN
Trigger DMA request enable
0: disabled
1: enabled
13
CMTDEN
Commutation DMA request enable
0: disabled
1: enabled
12
CH3DEN
Channel 3 capture/compare DMA request enable
0: disabled
1: enabled
11
CH2DEN
Channel 2 capture/compare DMA request enable
0: disabled
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable
0: disabled