GD32W51x User Manual
953
27.9.11.
GCM or CCM mode context switch register x (CAU_GCMCCMCTXSx) (x
= 0..7)
Address offset: 0x50 to 0x6C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CTXx[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CTXx[15:0]
rw
Bits
Fields
Descriptions
31:0
CTXx[31:0]
The internal status of the CAU core. Read and save the register data w hen a high-
priority task is coming to be processed, and restore the saved data back to the
registers to resume the suspended processing.
Note:
These registers are used only w hen GCM, GMAC, or CCM mode is selected.
27.9.12.
GCM mode context switch register x (CAU_GCMCTXSx) (x = 0..7)
Address offset: 0x70 to 0x8C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CTXx[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CTXx[15:0]
rw
Bits
Fields
Descriptions
31:0
CTXx[31:0]
The internal status of the CAU core. Read and save the register data w hen a high-
priority task is coming to be processed, and restore the saved data back to the
registers to resume the suspended processing.
Note:
These registers are used only w hen GCM or GMAC mode is selected.