GD32W51x User Manual
917
….
1111111:
128 ×
t
ECCLK
16
ECEN
Extend Charge State Enable.
0: Extend Charge disabled
1: Extend Charge enabled
15
ECDIV[0]
Extend Charge clock(ECCLK) division factor.
ECCLK in TSI is divided from HCLK and ECDIV defines the division factor.
0x0:
f
ECCLK
=f
HCLK
0x1:
f
ECCLK
=f
HCLK
/2
0x2:
f
ECCLK
=f
HCLK
/3
0x3:
f
ECCLK
=f
HCLK
/4
0x4:
f
ECCLK
=f
HCLK
/5
0x5:
f
ECCLK
=f
HCLK
/6
0x6:
f
ECCLK
=f
HCLK
/7
0x7:
f
ECCLK
=f
HCLK
/8
Note:
ECDIV[2:1] are located in TSI_CTL1 and ECDIV[0] is located in TSI_CTL0.
14:12
CTCDIV[2:0]
Charge Transfer clock(CTCLK) division factor.
CTCLK in TSI is divided from HCLK and CTCDIV defines the division factor.
0000:
f
CTCLK
=f
HCLK
0001:
f
CTCLK
=f
HCLK
/2
0010:
f
CTCLK
=f
HCLK
/4
0011:
f
CTCLK
=f
HCLK
/8
….
0111:
f
CTCLK
=f
HCLK
/128
1000:
f
CTCLK
=f
HCLK
/256
1001:
f
CTCLK
=f
HCLK
/512
….
1110:
f
CTCLK
=f
HCLK
/16384
1111:
f
CTCLK
=f
HCLK
/32768
Note:
CTCDIV[3] is located in TSI_CTL1 and CTCDIV[2:0] are located in TSI_CTL 0.
11:8
Reserved
Must be kept at reset value
7:5
MCN[2:0]
Max cycle number of a sequence
MCN[2:0] defines the max cycle number of a charge-transfer sequence FSM w hich
stops after reaching this number.
000: 255
001: 511
010: 1023
011: 2047
100: 4095
101: 8191
110: 16383