GD32W51x User Manual
564
17.3.5.
TIMERx registers(x=15, 16)
TIMER15 secure access base address: 0x5001 8000
TIMER15 non-secure access base address: 0x4001 8000
TIMER16 secure access base address: 0x5001 8400
TIMER16 non-secure access base address: 0x4001 8400
Control register 0 (TIMERx_CTL0)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CKDIV[1:0]
ARSE
Reserved
SPM
UPS
UPDIS
CEN
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value
9:8
CKDIV[1:0]
Clock division
The CKDIV bits can be configured by softw are to specify division ratio betw een the
timer clock (TIMER_CK) and the dead-time and sampling clock (DTS), w hich is
used by the dead-time generators and the digital filters.
00: f
DTS
= f
CK_TIMER
01: f
DTS
= f
CK_TIMER
/2
10: f
DTS
= f
CK_TIMER
/4
11: Reserved
7
ARSE
Auto-reload shadow enable
0: The shadow register for TIMERx_CAR register is disabled
1: The shadow register for TIMERx_CAR register is enabled
6:4
Reserved
Must be kept at reset value
3
SPM
Single pulse mode.
0: Counter continues after update event.
1: The CEN is cleared by hardw are and the counter stops at next update event.
2
UPS
Update source
This bit is used to select the update event sources by softw are.
0: Any of the follow ing events generate an update interrupt or DMA request:
The UPG bit is set