GD32W51x User Manual
224
7.9.
Register definition
EXTI secure access base address: 0x5001 3C00
EXTI non-secure access base address: 0x4001 3C00
7.9.1.
Interrupt enable register (EXTI_INTEN)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
INTEN28 INTEN27 INTEN26 INTEN25 INTEN24 INTEN23 INTEN22 INTEN21 INTEN20 INTEN19 INTEN18 INTEN17 INTEN16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
INTEN15 INTEN14 INTEN13 INTEN12 INTEN11 INTEN10 INTEN9
INTEN8 INTEN7
INTEN6 INTEN5
INTEN4
INTEN3 INTEN2
INTEN1
INTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28: 0
INTENx
Interrupt enable bit x(x=0..28)
When EXTI_SEC CFG SECx is disabled, INTENx can be accessed w ith non-secure
and secure access.
When EXTI_SECCFG SECx is enabled, INTENx can only be accessed w ith secure
access. Non-secure w rite to this bit x is discarded, non-secure read returns 0.
When EXTI_PRIV CFG
PRIVx is disabled, INTENx can be accessed w ith
unprivileged and privilege access.
When EXTI_PRIV CFG PRIVx is enabled, INTENx can only be accessed w ith
privilege access.Unprivileged w rite to this bit x is discarded, unprivileged read
returns 0.
0: Interrupt from Linex is disabled
1: Interrupt from Linex is enabled
7.9.2.
Event enable register (EXTI_EVEN)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
EVEN28 EVEN27 EVEN26 EVEN25 EVEN24 EVEN23 EVEN22 EVEN21 EVEN20 EVEN19 EVEN18 EVEN17 EVEN16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw