GD32W51x User Manual
848
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
W
K
U
P
IE
S
E
S
IE
D
IS
C
IE
ID
P
S
C
IE
R
e
se
rve
d
.
P
T
X
F
E
IE
H
C
IE
H
P
IE
R
e
se
rve
d
P
X
N
C
IE
/
IS
O
O
N
C
IE
IS
O
IN
C
IE
O
E
P
IE
IE
P
IE
R
e
se
rve
d
rw
rw
rw
rw
rw
rw
r
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
E
O
P
F
IE
IS
O
O
P
D
IE
E
N
U
M
F
IE
R
S
T
IE
S
P
IE
E
S
P
IE
R
e
se
rve
d
G
O
N
A
K
IE
G
N
P
IN
A
K
IE
N
P
T
X
F
E
IE
R
X
F
N
E
IE
S
O
F
IE
O
T
G
IE
M
F
IE
R
e
se
rve
d
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
WKUPIE
Wakeup interrupt enable
0: Disable w akeup interrupt
1: Enable w akeup interrupt
Note: Accessible in both host and device modes.
30
SESIE
Session interrupt enable
0: Disable session interrupt
1: Enable session interrupt
Note: Accessible in both host and device modes.
29
DISCIE
Disconnect interrupt enable
0: Disable disconnect interrupt
1: Enable disconnect interrupt
Note: Only accessible in device mode.
28
IDPSCIE
ID pin status change interrupt enable
0: Disable connector ID pin status interrupt
1: Enable connector ID pin status interrupt
Note: Accessible in both host and device modes.
27
Reserved
Must be kept at reset value
26
PTXFEIE
Periodic Tx FIFO empty interrupt enable
0: Disable periodic Tx FIFO empty interrupt
1: Enable periodic Tx FIFO empty interrupt
Note: Only accessible in host mode
.
25
HCIE
Host channels interrupt enable
0: Disable host channels interrupt
1: Enable host channels interrupt
Note: Only accessible in host mode
.