GD32W51x User Manual
189
1: Enabled GPIO port C clock w hen sleep mode
1
PBSPEN
GPIO port B clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled GPIO port B clock w hen sleep mode
1: Enabled GPIO port B clock w hen sleep mode
0
PASPEN
GPIO port A clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled GPIO port A clock w hen sleep mode
1: Enabled GPIO port A clock w hen sleep mode
6.5.16.
AHB2 sleep mode enable register (RCU_AHB2SPEN)
Address offset: 0x54
Reset value: 0x0000 0079
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRNGSP
EN
HAUSPE
N
CAUSPE
N
PKCAUS
PEN
Reserved
DCISPEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
TRNGSPEN
TRNG clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled TRNG clock w hen sleep mode
1: Enabled TRNG clock w hen sleep mode
5
HAUSPEN
HAU clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled HAU clock w hen sleep mode
1: Enabled HAU clock w hen sleep mode
4
CAUSPEN
CAU clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled CAU clock w hen sleep mode
1: Enabled CAU clock w hen sleep mode
3
PKCAUSPEN
PKCAU clock enable w hen sleep mode
This bit is set and reset by softw are.