GD32W51x User Manual
569
31:8
Reserved
Must be kept at reset value
7
BRKG
Break event generation
This bit is set by softw are and cleared by hardw are automatically. When this bit is
set, the POEN bit is cleared and BRKIF flag is set, related interrupt or DMA transfer
can occur if enabled.
0: No generate a break event
1: Generate a break event
6
Reserved
Must be kept at reset value
5
CMTG
Channel commutation event generation
This bit is set by softw are and cleared by hardw are automatically. When this bit is
set, channel’s capture/compare control registers (CHxEN, CHxNEN
and
CHxCOMCTL
bits) are updated based on the value of CCSE
(in the
TIMERx_CTL1).
0: No affect
1: Generate channel’s c/c control update event
4:2
Reserved
Must be kept at reset value
1
CH0G
Channel 0’s capture or compare event generation
This bit is set by softw are in order to generate a capture or compare event in channel
0, it is automatically cleared by hardw are. When this bit is set, the CH0IF flag is set,
the corresponding interrupt or DMA request is sent if enabled. In addition, if channel
1 is configured in input mode, the current value of the counter is captured in
TIMERx_CH0CV register, and the CH0OF flag is set if the CH0IF flag w as already
high.
0: No generate a channel 1 capture or compare event
1: Generate a channel 1 capture or compare event
0
UPG
Update event generation
This bit can be set by softw are, and cleared by hardw are automatically. When this
bit is set, the counter is cleared if the center-aligned or up counting mode is selected,
else (dow n counting) it takes the auto-reload value. The prescaler counter is cleared
at the same time.
0: No generate an update event
1: Generate an update event
Channel control register 0 (TIMERx_CHCTL0)
Address offset: 0x18
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved