GD32W51x User Manual
734
This field can be modified only w hen BUSY = 0.
3
TMOUTEN
Timeout counter enable
This bit is valid only in memory-mapped mode (FMOD = 11). Activating this bit
causes the chip select (CSN) to be released if there is no access after a certain
amount of time, and this time is defined by TMOUT[15:0].
0: Timeout counter is disabled, and thus the chip select (CSN) remains active
indefinitely after an access in memory-mapped mode.
1: Timeout counter is enabled, and thus the chip select is released in memory -
mapped mode after TMOUT[15:0] cycles of Flash memory inactivity.
This bit can be modified only w hen BUSY = 0.
2
Reserved
Must be kept at reset value
1
ABORT
Abort request
This bit stop the current command. It is automatically cleared once the abort is
complete.
When
FMC
mode is used, this bit is set by hardw are to stop the normal transfer
and cleared w hen it is ready to w ork in FMC
mode. User should not w rite this bit in
this mode.
In polling mode or memory-mapped mode, this bit also reset the SPS bit or the
DMAEN bit.
0: No abort requested
1: Abort requested
0
QSPIEN
Enable
Enable the QSPI.
0: QSPI is disabled
1: QSPI is enabled
22.11.2.
Device configuration register (QSPI_DCFG)
Address offset: 0x04
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FMSZ[4:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CSHC[2:0]
Reserved
CKMOD
rw
rw
Bits
Fields
Descriptions