GD32W51x User Manual
818
23.8.13.
Interrupt enable register (SDIO_INTEN)
Address offset: 0x3C
Reset value: 0x0000 0000
This register enables the corresponding interrupt in the SDIO_STAT register.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ATAENDI
E
SDIOINTI
E
RXDTVA
LIE
TXDTVAL
IE
RFEIE
TFEIE
RFFIE
TFFIE
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFHIE
TFHIE
RXRUNIE TXRUNIE
CMDRUN
IE
DTBLKE
NDIE
STBITEIE DTENDIE
CMDSEN
DIE
CMDREC
VIE
RXOREIE TXUREIE
DTTMOU
TIE
CMDTMO
UTIE
DTCRCE
RRIE
CCRCER
RIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23
ATAENDIE
CE-ATA command completion signal received interrupt enable
Write 1 to this bit to enable the interrupt.
22
SDIOINTIE
SD I/O interrupt received interrupt enable
Write 1 to this bit to enable the interrupt.
21
RXDTVALIE
Data valid in receive FIFO interrupt enable
Write 1 to this bit to enable the interrupt.
20
TXDTVALIE
Data valid in transmit FIFO interrupt enable
Write 1 to this bit to enable the interrupt.
19
RFEIE
Receive FIFO empty interrupt enable
Write 1 to this bit to enable the interrupt.
18
TFEIE
Transmit FIFO empty interrupt enable
Write 1 to this bit to enable the interrupt.
17
RFFIE
Receive FIFO full interrupt enable
Write 1 to this bit to enable the interrupt.
16
TFFIE
Transmit FIFO full interrupt enable
Write 1 to this bit to enable the interrupt.
15
RFHIE
Receive FIFO half full interrupt enable
Write 1 to this bit to enable the interrupt.
14
TFHIE
Transmit FIFO half empty interrupt enable
Write 1 to this bit to enable the interrupt.
13
RXRUNIE
Data reception interrupt enable