GD32W51x User Manual
207
Reset value: 0x0000 8007 (TZEN = 0)
Reset value: 0x000f 8007 (TZEN = 1)
When TZEN = 1, this register provides AHB1 peripheral clock security status. Privileged and
unprivileged, secure and non-secure accesses are all allowed access. When the peripheral
is configured to be secure, the corresponding peripheral clock is also secure. When TZEN =
0, this register
is RAZ.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
USBFSS
ECPF
Reserved
DMA1SE
CPF
DMA0SE
CPF
Reserved
SRAM3S
ECPF
SRAM2S
ECPF
SRAM1S
ECPF
SRAM0S
ECPF
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FMCSEC
PF
Reserved
WIFISEC
PF
CRCSEC
PF
Reserved
PCSECP
F
PBSECP
F
PASECP
F
r
r
r
r
r
r
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
USBFSSECF
USBFS security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure USBFS
1: Secure USBFS
28:23
Reserved
Must be kept at reset value
22
DMA1SECF
DMA1 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure DMA1
1: Secure DMA1
21
DMA0SECF
DMA0 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure DMA0
1: Secure DMA0
20
Reserved
Must be kept at reset value
19
SRAM3SECF
SRAM3 security protection flag
This flag is set by hardw are w hen it is secure.
0: Non secure SRAM3
1: Secure SRAM3
18
SRAM2SECF
SRAM2 security protection flag
This flag is set by hardw are w hen it is secure.