GD32W51x User Manual
1020
Channel x configuration register 1 (HPDF_CHxCFG1)
Address offset: 0x08
+ 0x20 * x, (x = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TMSFO[1:0]
Reserved
TMFOR[4:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MMBSD[1:0]
Reserved
MMCT[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23:22
TMSFO[1:0]
Threshold monitor Sinc filter order selection
00: FastSinc filter
01: Sinc
1
filter
10: Sinc
2
filter
11: Sinc
3
filter
These bits can be configured only w hen CHEN=0 (in HPDF_CHx CTL register).
21
Reserved
Must be kept at reset value
20:16
TMFOR[4:0]
Threshold monitor filter oversampling rate (decimation rate)
0 - 31: The filter decimation rate equal to TMFOR[4:0]+ 1
If TMFOR=0, the filter is bypassed.
These bits can be configured only w hen CHEN=0 (in HPDF_CHx CTL register).
15:14
Reserved
Must be kept at reset value
13:12
MMBSD[1:0]
Malfunction monitor break signal distribution
00:
Break signal not is distributed to malfunction monitor on channel
01: Break signal 0 is distributed to malfunction monitor on channel x
10:
Break signal 1 is distributed to malfunction monitor on channel x
11: Break signal 0 and 1 is distributed to malfunction monitor on channel x
11:8
Reserved
Must be kept at reset value.
7:0
MMCT[7:0]
Malfunction monitor counter threshold
These bits be used determine the count value of malfunction monitor counter
threshold. The count value is w ritten by softw are.
If the count value is reached, then an event of malfunction monitor occurs on a given
channel.