GD32W51x User Manual
1018
0: Output clock generation is disabled (CKOUT signal is set to low state)
1~255: The value of division for the serial clock output is C1.
CKOUTDIV also defines the threshold for a clock loss detection.
This value can only be modified w hen HPDFEN=0.During a HPDF clock cycle after
HPDFEN=0, the CKOUT is set to low state.
This bit is only available in HPDF_CH0CTL.
15:14
DPM[1:0]
Data packing mode for HPDF_CHx PDI register
00: Standard mode
01: Interleaved mode
10: Dual mode
11: Reserved
For a detailed introduction of data encapsulation mode, please refer to
These bits can be configured only w hen CHEN=0.
13:12
CMSD[1:0]
Channel x multiplexer select input data source
00: Input data source for channel x is taken from serial inputs
01: Reserved
10: Input data source for channel x is taken from internal HPDF_CHx PDI register
11: Reserved
The HPDF_CHx PDI register is w rite protected w hen these bits are reset.
These bits can be configured only w hen CHEN=0.
11:9
Reserved
Must be kept at reset value.
8
CHPINSEL
Channel inputs pins selection
0: Channel inputs select pins of the current channel x
1: Channel inputs select pins of the next channel.
This bit can be configured only w hen CHEN=0.
7
CHEN
Channel x enable
0: Channel x disabled
1: Channel x enabled
If channel x is enabled, then serial data w ill be received based on the given channel
settings.
6
CKLEN
Clock loss detector enable
0: Clock loss detector disabled
1: Clock loss detector enabled
5
MMEN
Malfunction monitor enable
0: malfunction monitor is no effect
1: malfunction monitor is effect
4
Reserved
Must be kept at reset value.
3:2
SPICKSS[1:0]
SPI clock source select