GD32W51x User Manual
414
The summary of the RTC privileged protected bits in RCU_PPM_CTL register is show as
the
Table 16-4. RTC privileged protected mode configuration summary
.
Table 16-4. RTC privileged protected mode configuration summary
Configuration bit
in RTC_PPM_CTL
Write in privilege m ode Read in privilege m ode
Read in non-privilege
m ode
INITPRIP =1
Allow ed access
RTC_TIME, RTC_DATE,
RTC_PSC registers;
INITM in RTC_ICSR;
CR control bits in
RTC_CR;
INITPRIP in
RTC_PPM_CTL.
Allow ed access
RTC_TIME, RTC_DATE,
RTC_PSC registers;
INITM in RTC_ICSR;
CR control bits in
RTC_CR;
INITPRIP in
RTC_PPM_CTL.
Allow ed access
RTC_TIME, RTC_DATE,
RTC_PSC registers;
INITM in RTC_ICSR;
CR control bits in
RTC_CR;
INITPRIP in
RTC_PPM_CTL.
CALCPRIP =1
Allow ed access
RTC_SHIFTCTL and
RTC_COSC registers;
A1H, S1H and REFEN
control bits in the
RTC_CTL;
CALPRIP in the
RTC_PPM_CTL.
Allow ed access
RTC_SHIFTCTL and
RTC_COSC registers;
A1H, S1H and REFEN
control bits in the
RTC_CTL;
CALPRIP in the
RTC_PPM_CTL.
Allow ed access
RTC_SHIFTCTL and
RTC_COSC registers;
A1H, S1H and REFEN
control bits in the
RTC_CTL;
CALPRIP in the
RTC_PPM_CTL.
ALRM0PRIP =1
Allow ed access
RTC_ALRM0TD,
RTC_ALRM0SS
registers;
ALRM0EN and ALRM0IE
in RTC_CTL;
ALRM0FC in
RTC_STATC; ALRM0F in
RTC_STAT;
ALRM0NSMF in
RTC_NSMI_STA T;
ALRM0SMF in
RTC_SMI_STAT;
ALRM0PRIP in
RTC_PPM_CTL.
Allow ed access
RTC_ALRM0TD,
RTC_ALRM0SS
registers;
ALRM0EN and ALRM0IE
in RTC_CTL;
ALRM0FC in
RTC_STATC; ALRM0F in
RTC_STAT;
ALRM0NSMF in
RTC_NSMI_STA T;
ALRM0SMF in
RTC_SMI_STAT.
ALRM1PRIP =1
Allow ed access
RTC_ALRM1TD,
RTC_ALRM1SS
registers;
ALRM1EN and
ALRM1IE in RTC_CTL;
ALRM1FC in
Allow ed access
RTC_ALRM1TD,
RTC_ALRM1SS
registers;
ALRM1EN and
ALRM1IE in RTC_CTL;
ALRM1FC in