GD32W51x User Manual
854
Host Mode:
Bits
Fields
Descriptions
31:16
HNPTXFD[15:0]
Host Non-periodic Tx FIFO depth
In terms of 32-bit w ords.
1≤HNPTXFD≤1024
15:0
HNPTXRSAR[15:0]
Host Non-periodic Tx RAM start address
The start address for non-periodic transmit FIFO RAM is in term of 32-bit w ords.
Device Mode:
Bits
Fields
Descriptions
31:16
IEP0TXFD[15:0]
IN Endpoint 0 Tx FIFO depth
In terms of 32-bit w ords.
16≤IEP0TXFD≤140
15:0
IEP0TXRSA R[15:0]
IN Endpoint 0 TX RAM start address
The start address for endpoint0 transmit FIFO RAM is in term of 32-bit w ords.
Host non-periodic transmit FIFO/queue status register (USBFS_HNPTFQSTAT)
Address offset: 0x002C
Reset value: 0x0008 0200
This register reports the current status of the non-periodic Tx FIFO and request queue. The
request queue holds IN, OUT or other request entries in host mode.
Note:
In Device mode, this register is not valid.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
N
P
T
X
R
Q
T
O
P
[6
:0
]
N
P
T
X
R
Q
S
[7
:0
]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
N
P
T
X
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value