GD32W51x User Manual
444
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TP1FC
TP0FC
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TSOVRF
C
TSFC
WTFC
ALRM1F
C
ALRM0F
C
w
w
w
w
w
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
TP1FC
TAMP1 detection flag clear
Writing 1 in this bit clears the TP1F bit in the RTC_STAT register.
16
TP0FC
TAMP0 detection flag clear
Writing 1 in this bit clears the TP0F bit in the RTC_STAT register.
15:5
Reserved
Must be kept at reset value.
4
TSOVRFC
Timestamp overflow flag clear.
Writing 1 in this bit clears the TSOVRF bit in the RTC_STA T register. It is
recommended to check and then clear TSOVRF only after clearing the TSF bit.
Otherw ise, an overflow might not be noticed if a timestamp event occurs
immediately before the TSF bit is cleared.
3
TSFC
Timestamp flag clear.
Writing 1 in this bit clears the TSF bit in the RTC_STAT register.
2
WTFC
Wakeup timer flag clear.
Writing 1 in this bit clears the WTF bit in the RTC_STAT register.
1
ALRM1FC
Alarm 1 flag clear.
Writing 1 in this bit clears the ALRM1F bit in the RTC_STAT register.
0
ALRM0FC
Alarm 0 flag clear.
Writing 1 in this bit clears the ALRM0F bit in the RTC_STAT register.
16.4.26.
Backup registers (RTC_BKPx) (x=0..19)
Address offset: 0x70~0xBC
Backup domain reset: 0x0000 0000
System reset: no effect
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DATA[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DATA[15:0]
rw