GD32W51x User Manual
1022
For channel 1: DATAIN1[15:0] is w rite protected.
The more details refer to
错误
!
未找到引用源。
DATAIN1[15:0] is a signed format data.
15:0
DATAIN0[15:0]
Data input for channel x
Data can be w ritten by CPU/DMA.
If DPM[1:0]=0
(standard mode), channel x data sample is stored into
DATAIN0[15:0].
If DPM[1:0]=1 (interleaved mode), first channel x data sample is stored into
DATAIN0[15:0]. Second channel x data sample is stored into DATAIN1[15:0]. Both
samples are read sequentially by HPDF_FLTy filter.
If DPM[1:0]=2 (dual mode):
For channel 0: Channel x data sample is stored into DATAIN0[15:0].
For channel 1: DATAIN0[15:0] is w rite protected.
The more details refer to
错误
!
未找到引用源。
DATAIN0[15:0] is a signed format data.
Channel x pulse skip register (HPDF_CHxPS)
Address offset: 0x14
+ 0x20 * x, (x = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PLSK[5:0]
rw
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5:0
PLSK[5:0]
Pulses to skip for input data skipping function
0-63: Defines the number of serial input samples that w ill be skipped.
Skipping function is take effect immediately after w riting to this field. Read PLSK[5:0]
to return the remaining value of the pulses w hich w ill be skipped.
The value of PLSK[5:0] can be updated even PLSK[5:0] is not zero.
30.4.2.
HPDF filter y registers (y=0, 1)
Filter y control register 0 (HPDF_FLTyCTL0)
Address offset:
0x100 + 0x80 * y, (y = 0, 1)