GD32W51x User Manual
31
Figure 29-13. Mutual mapping between Montgomery domain and natural domain
Figure 29-14. Montgomery multiplication
................................................................................................979
Figure 29-15. Modular exponentiation of normal mode
....................................................................979
Figure 29-16. Modular exponentiation of fast mode
...........................................................................980
Figure 29-17. Modular inversion
Figure 29-18. RSA CRT exponentiation
Figure 29-19. Point on elliptic curve Fp check
......................................................................................983
Figure 29-20. ECC scalar multiplication of normal mode
.................................................................984
Figure 29-21. ECC scalar multiplication of fast mode
........................................................................984
Figure 29-23. ECDSA verification
Figure 30-1. HPDF block diagram
Figure 30-2. The sequence diagram of SPI data transmission
.................................................... 1000
Figure 30-3. The sequence diagram of Manchester data transmission
.................................. 1001
Figure 30-4. Manchester synchronous sequence diagram
........................................................... 1002
Figure 30-5. Clock loss detection timing diagram
............................................................................ 1003
Figure 30-6. Channel pins redirection
Figure 30-7. HPDF module external input data processing flow
................................................ 1014
Figure 30-8. HPDF interrupt logic diagram
.......................................................................................... 1016
Figure 31-1. IFRP output timechart 1
Figure 31-2. IFRP output timechart 2
Figure 31-3. IFRP output timechart 3