GD32W51x User Manual
819
Write 1 to this bit to enable the interrupt.
12
TXRUNIE
Data transmission interrupt enable
Write 1 to this bit to enable the interrupt.
11
CMDRUNIE
Command transmission interrupt enable
Write 1 to this bit to enable the interrupt.
10
DTBLKENDIE
Data block end interrupt enable
Write 1 to this bit to enable the interrupt.
9
STBITEIE
Start bit error interrupt enable
Write 1 to this bit to enable the interrupt.
8
DTENDIE
Data end interrupt enable
Write 1 to this bit to enable the interrupt.
7
CMDSENDIE
Command sent interrupt enable
Write 1 to this bit to enable the interrupt.
6
CMDRECV IE
Command response received interrupt enable
Write 1 to this bit to enable the interrupt.
5
RXOREIE
Received FIFO overrun error interrupt enable
Write 1 to this bit to enable the interrupt.
4
TXUREIE
Transmit FIFO underrun error interrupt enable
Write 1 to this bit to enable the interrupt.
3
DTTMOUTIE
Data timeout interrupt enable
Write 1 to this bit to enable the interrupt.
2
CMDTMOUTIE
Command response timeout interrupt enable
Write 1 to this bit to enable the interrupt.
1
DTCRCERRIE
Data CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
0
CCRCERRIE
Command response CRC fail interrupt enable
Write 1 to this bit to enable the interrupt.
23.8.14.
FIFO counter register (SDIO_FIFOCNT)
Address offset: 0x48
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FIFOCNT[23:16]
r