GD32W51x User Manual
168
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
APB2PSC[2:0]
APB1PSC[2:0]
Reserved
AHBPSC[3:0]
SCSS[1:0]
SCS[1:0]
rw
rw
rw
r
rw
Bits
Fields
Descriptions
31:30
CKOUT1SEL[1:0]
CKOUT1 clock source selection
Set and reset by softw are.
00: System clock selected
01: CK_PLLI2S clock selected (SPI1EN or HPDFEN must be 1, to generate CK_
PLLI2S)
10: High Speed crystal oscillator clock (HXTAL) selected
11: CK_PLLDIG clock selected
29:27
CKOUT1DIV[2:0]
The CK_OUT1 divider w hich the CK_OUT1 frequency can be reduced
see bits 31:30 of RCU_CFG0 for CK_OUT1
0xx: The CK_OUT1 is divided by 1
100: The CK_OUT1 is divided by 2
101: The CK_OUT1 is divided by 3
110: The CK_OUT1 is divided by 4
111: The CK_OUT1 is divided by 5
26:24
CKOUT0DIV[2:0]
The CK_OUT0 divider w hich the CK_OUT0 frequency can be reduced
see bits 22:21 of RCU_CFG0 for CK_OUT0
0xx: The CK_OUT0 is divided by 1
100: The CK_OUT0 is divided by 2
101: The CK_OUT0 is divided by 3
110: The CK_OUT0 is divided by 4
111: The CK_OUT0 is divided by 5
23
Reserved
Must be kept at reset value.
22:21
CKOUT0SEL[1:0]
CKOUT0 clock source selection
Set and reset by softw are.
00: Internal 16M RC Oscillator clock selected
01: Low Speed crystal oscillator clock (LXTAL) selected
10: High Speed crystal oscillator clock (HXTAL) selected
11: CK_PLLP clock selected
20:16
RTCDIV[4:0]
RTC clock divider factor
Set and reset by softw are. These bits is used to generator clock for RTC (no mor e
than 1MHz) from HXTAL clock.
00000: no clock for RTC
00001: CK_HXTAL / 2
00010: CK_HXTAL / 3
00011: CK_HXTAL / 4