GD32W51x User Manual
492
ETIF input.
0: Channel 2 output compare clear disable
1: Channel 2 output compare clear enable
6:4
CH2COMCTL[2:0]
Channel 2 compare output control
This bit-field controls the behavior of the output reference signal O2CPRE w hich
drives CH2_O and CH2_ON. O2CPRE is active high, w hile CH2_O and CH2_ON
active level depends on CH2P and CH2NP bits.
000: Timing mode. The O2CPRE signal keeps stable, independent of the
comparison betw een the output compare register TIMERx_CH2CV and the counter
TIMERx_CNT.
001: Set the channel output. O2CPRE signal is forced high w hen the counter
matches the output compare register TIMERx_CH2CV.
010: Clear the channel output. O2CPRE signal is forced low w hen the counter
matches the output compare register TIMERx_CH2CV.
011: Toggle on match. O2CPRE toggles w hen the counter matches the output
compare register TIMERx_CH2CV.
100: Force low . O2CPRE is forced low level.
101: Force high. O2CPRE is forced high level.
110: PWM mode0. When counting up, O0CPRE is active as long as the counter is
smaller than TIMERx_CH0CV else inactive. When counting dow n, O0CPRE is
inactive as long as the counter is larger than TIMERx_CH0CV else active.
111: PWM mode1. When counting up, O0CPRE is inactive as long as the counter
is smaller than TIMERx_CH0CV else active. When counting dow n, O0CPRE is
active as long as the counter is larger than TIMERx_C H0CV else inactive.
When configured in PWM mode, the O2CPRE level changes only w hen the output
compare mode sw itches from “Timing mode” mode to “PWM” mode or w hen the
result of the comparison changes.
This bit cannot be modified w hen PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH2MS bit-filed is 00(COMPARE MODE).
3
CH2COMSEN
Channel 2 compare output shadow enable
When this bit is set, the shadow register of TIMERx_CH2CV register, w hich updates
at each update event w ill be enabled.
0: Channel 2 output compare shadow disable
1: Channel 2 output compare shadow enable
The PWM mode can be used w ithout validating the shadow register only in single
pulse mode (SPM bit in TIMERx_CTL0 register is set).
This bit cannot be modified w hen PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH0MS bit-filed is 00.
2
CH2COMFEN
Channel 2 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output w ill be accelerated if the channel is configured in PWM0 or
PWM1 mode. The output channel w ill treat an active edge on the trigger input as a