GD32W51x User Manual
1028
by the hardw are. After the synchronization of serial interface is completed, if the
clock of channel x is lost, the corresponding bit in CKLF [1:0] bit field are set by
hardw are. By setting the CKLFC[1:0]
bit field in HPDF_FLTy INTC,
the
corresponding bit in the CKLF[1:0] bit field can be cleared.
This bit is only available in HPDF_FTL0STA T register.
15
Reserved
Must be kept at reset value
14
RCPF
Regular conversion in progress flag
0: No request of regular conversion has been generated
1: The regular conversion is in progress or a request for a regular conversion is
pending
If RCPF=1, a request to start a regular conversion is ignored. When w rite 1 to SRCS
bit, the RCPF w ill be setted 1 immediately.
13
ICPF
Inserted conversion in progress flag
0: No request to the inserted group conversion has been generated (neither by
softw are nor by trigger).
1: The inserted group conversion is in progress or a request for a inserted
conversion is pending.
If ICPF=1, a request to start an inserted conversion is ignored. When w rite 1 to SICC
bit, the ICPF w ill be setted 1 immediately.
12:5
Reserved
Must be kept at reset value
4
TMEOF
Threshold monitor event occurred flag
0: No Threshold monitor event occurred
1: Threshold monitor event occurred w hich detected data crosses the threshold
This bit is set by hardw are.
It is cleared by clearing HTF[1:0] and LTF[1:0] in HPDF_FLTyTMSTAT register.
3
RCDOF
Regular conversion data overflow flag
0: No regular conversion data overflow has occurred
1: A regular conversion data overflow has occurred
If RCDOF=1, it means that a regular conversion finished w hile RCEF has already
been set. RDATA is not affected by overflow s.
This bit is set by hardw are.
It can be cleared by setting the RCDOFC in the HPDF_FLTy INTC register.
2
ICDOF
Inserted conversion data overflow flag
0: No inserted conversion data overflow has occurred
1: An inserted conversion data overflow has occurred
If RCDOF=1, it means that an inserted conversion finished w hile ICEF has already
been set. FLTyIDATA is not affected by overflow s
This bit is set by hardw are.
It can be cleared by softw are setting the ICDOFC bit in the HPDF_FLTy IN T C
register.