GD32W51x User Manual
384
IDATAn [15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
IDATAn[15:0]
Inserted number n conversion data
These bits contain the number n conversion result, w hich is read only..
14.5.14.
Regular data register (ADC_RDATA)
Address offset: 0x4C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDATA [15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
RDATA[15:0]
Regular channel data
These bits contain the conversion result from regular channel, w hich is read only.
14.5.15.
Oversampling control register (ADC_OVSAMPCTL)
Address offset: 0x80
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TOVS
OVSS[3:0]
OVSR[2:0]
Reserved OVSEN
rw
rw
rw
rw
Bits
Fields
Descriptions