GD32W51x User Manual
259
Read accesses are not limited.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SPI0SAM
TIMER0S
AM
Reserved
USBFSS
AM
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
I2C1SAM I2C0SAM
Reserved
USART2
SAM
USART1
SAM
Reserved SPI1SAM
FWDGTS
AM
WWDGT
SAM
Reserved
TIMER5S
AM
TIMER4S
AM
TIMER3S
AM
TIMER2S
AM
TIMER1S
AM
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
SPI0SAM
SPI0 secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure SPI0 secure access mode to non-secure
1: Configure SPI0 secure access mode to secure
30
TIMER0SA M
TIMER0 secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure TIMER0 secure access mode to non-secure
1: Configure TIMER0 secure access mode to secure
29:27
Reserved
Must be kept at reset value.
26
USBFSSAM
USBFS secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure USBFS secure access mode to non-secure
1: Configure USBFS secure access mode to secure
25:16
Reserved
Must be kept at reset value.
15
I2C1SAM
I2C1 secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure I2C1 secure access mode to non-secure
1: Configure I2C1 secure access mode to secure
14
I2C0SAM
I2C0 secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure I2C0 secure access mode to non-secure
1: Configure I2C0 secure access mode to secure
13:12
Reserved
Must be kept at reset value
11
USART2SAM
USART2 secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure USART2 secure access mode to non-secure