GD32W51x User Manual
143
5.4.
Register definition
PMU secure access base address: 0x5000 7000
PMU non-secure access base address: 0x4000 7000
5.4.1.
Control register 0 (PMU_CTL0)
Address offset: 0x00
Reset value: 0x0000 C000 (reset by wakeup from Standby mode)
A non-secure read / write access on secured bits is RAZ / WI. When TZEN = 0, there is no
access restriction. When PRIV in PMU_PRICFG register is 1, only privileged access is
supported.
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
LDEN[1:0]
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LDOVS[1:0]
Reserved
LDNP
LDLP
VLVDEN BKPWEN
LVDT[2:0]
LVDEN STBRST WURST STBMOD LDOLP
rs
rw
rw
rw
rw
rw
rw
rc_w1
rc_w1
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19:18
LDEN[1:0]
Low -driver mode enable in Deep-sleep mode
00: Low -driver mode disable in Deep-sleep mode
01: Reserved
10: Reserved
11: Low -driver mode enable in Deep-sleep mode
17:16
Reserved
Must be kept at reset value.
15:14
LDOVS[1:0]
LDO output voltage select
These bits are set by softw are w hen the main PLL closed. And the LDO output
voltage selected by LDOVS bits takes effect w hen the main PLL enabled. If the main
PLL closed, the LDO output voltage low mode selected.
0x: LDO output voltage low mode (1.1V)
1x: LDO output voltage high mode (1.2V)
13:12
Reserved
Must be kept at reset value.
11
LDNP
Low -driver mode w hen use normal pow er LDO
0: normal driver w hen use normal pow er LDO
1: Low -driver mode enabled w hen LDEN is 11 and use normal pow er LDO