GD32W51x User Manual
736
are initiated w hen FT is set.
0: DMA disabled
1: DMA enabled
15:12
Reserved
Must be kept at reset value
11
WSIE
Wrong start sequence interrupt enable
This bit enables the w rong start sequence interrupt.
0: Interrupt disable
1: Interrupt enabled
10
TMOUTIE
Timeout interrupt enable
This bit enables the timeout interrupt.
0: Interrupt disable
1: Interrupt enabled
9
SMIE
Status match interrupt enable
This bit enables the status match interrupt.
0: Interrupt disable
1: Interrupt enabled
8
FTIE
FIFO threshold interrupt enable
This bit enables the fifo threshold interrupt.
0: Interrupt disable
1: Interrupt enabled
7
TCIE
Transfer complete interrupt enable
This bit enables the transfer complete interrupt.
0: Interrupt disable
1: Interrupt enabled
6
TERRIE
Transfer error interrupt enable
This bit enables the transfer error interrupt.
0: Interrupt disable
1: Interrupt enabled
5
WS
Wrong start sequence flag
This bit is set w hen a w rong secure start sequence is detected .This bit is cleared
by w riting 1 to WSC.
4
TMOUT
Timeout flag
This bit is set w hen timeout occurs. It is cleared by w riting 1 to TMOUTC.
3
SM
Status match flag
This bit is set in status polling mode w hen the unmasked received data matches the
expected value. It is cleared by w riting 1 to SMC.
2
FT
FIFO threshold flag
In indirect mode, this bit is set w hen the FIFO threshold has been reached, or if the
FIFO is not empty after the last read operation from the Flash memory.