GD32W51x User Manual
875
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the flags in USBFS_DOEPxINTF register.
If a bit in this register is set by software, the corresponding bit in USBFS_DOEPxINTF register
is able to trigger an endpoint interrupt in USBFS_DAEPINT register. The bits in this register
are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
B
T
B
S
T
P
E
N
R
e
se
rve
d
E
P
R
X
F
O
V
R
E
N
S
T
P
F
E
N
R
e
se
rve
d
E
P
D
IS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value
6
BTBSTPEN
Back-to-back SETUP packets ( Only for control OUT endpoint) interrupt enable bit
0: Disable back-to-back SETUP packets interrupt
1: Enable back-to-back SETUP packets interrupt
5
Reserved
Must be kept at reset value
4
EPRXFOV REN
Endpoint Rx FIFO overrun interrupt enable bit
0: Disable endpoint Rx FIFO overrun interrupt
1: Enable endpoint Rx FIFO overrun interrupt
3
STPFEN
SETUP phase finished (Only for control OUT endpoint) interrupt enable bit
0: Disable SETUP phase finished interrupt
1: Enable SETUP phase finished interrupt
2
Reserved
Must be kept at reset value
1
EPDISEN
Endpoint disabled interrupt enable bit
0: Disable endpoint disabled interrupt
1: Enable endpoint disabled interrupt
0
TFEN
Transfer finished interrupt enable bit
0: Disable transfer finished interrupt
1: Enable transfer finished interrupt