GD32W51x User Manual
692
(DTLEN=00, CHLEN=0, CKPL=0)
I2S_CK
I2S_SD
16 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 20-43. PCM standard long frame synchronization mode timing diagram
(DTLEN=00, CHLEN=0, CKPL=1)
I2S_CK
I2S_SD
16 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 20-44. PCM standard long frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
32 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 20-45. PCM standard long frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=1)
I2S_CK
I2S_SD
32 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 20-46. PCM standard long frame synchronization mode timing diagram
(DTLEN=01, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
24-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
13 bits
8-bit 0
Figure 20-47. PCM standard long frame synchronization mode timing diagram
(DTLEN=01, CHLEN=1, CKPL=1)
I2S_CK
I2S_SD
24-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
13 bits
8-bit 0