GD32W51x User Manual
340
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27/21/11/5
FTFIFCx
Clear bit for full transfer finish flag of channel x (x=4…7)
0: No effect
1: Clear full transfer finish flag
26/20/10/4
HTFIFCx
Clear bit for half transfer
finish flag of channel x (x=4…7)
0: No effect
1: Clear half transfer finish flag
25/19/9/3
TAEIFCx
Clear bit for transfer access error flag of channel x (x=4…7)
0: No effect
1: Clear transfer access error flag
24/18/8/2
SDEIFCx
Clear bit for single data
mode exception of channel x (x=4…7)
0: No effect
1: Clear single data mode exception flag
23/17/7/1
Reserved
Must be kept at reset value.
22/16/6/0
FEEIFCx
Clear bit for FIFO error and exception of channel x (x=4…7)
0: No effect
1: Clear FIFO error and exception flag
12.6.5.
Channel x control register (DMA_CHxCTL)
x = 0...7, where x is a channel number
Address offset: 0x10 + 0x18 × x
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PERIEN[2:0]
MBURST[1:0]
PBURST[1:0]
Reserved
MBS
SBMEN
PRIO[1:0]
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PAIF
MWIDTH[1:0]
PWIDTH[1:0]
MNAGA
PNAGA
CMEN
TM[1:0]
TFCS
FTFIE
HTFIE
TAEIE
SDEIE
CHEN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27:25
PERIEN[2:0]
Peripheral enable
Softw are set and cleare.
000: Enable peripheral 0