GD32W51x User Manual
346
12.6.9.
Channel x memory 1 base address register (DMA_CHxM1ADDR)
x = 0...7, where x is a channel number
Address offset: 0x20 + 0x18 × x
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
M1ADDR[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
M1ADDR[15:0]
rw
Bits
Fields
Descriptions
31:0
M1ADDR[31:0]
Memory 1 base address
When MBS in the DMA_CHxCTL register is read as to ‘1’, these bits specific the
memory base address accessed by DMA during the transmission.
These bits can NOT be w ritten w hen CHEN in the DMA_CHxCTL register is ‘1’
and MBS in the DMA_CHxCTL register is read as ‘1’.
When memorty 1 is selected as memory tranfer area and MWIDTH in the
DMA_CHxCTL register is 01 (16-bit), the LSB of these bits is ignored. Access is
automatically aligned to a half w ord address.
When memorty 1 is selected as memory tranfer area and MWIDTH in the
DMA_CHxCTL register is 10 (32-bit), the tw o LSBs of these bits are ignored.
Access is automatically aligned to a w ord address.
12.6.10.
Channel x FIFO control register (DMA_CHxFCTL)
x = 0...7, where x is a channel number
Address offset: 0x24 + 0x18 × x
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FEEIE
Reserved
FCNT[2:0]
MDMEN
FCCV[1:0]
rw
r
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7
FEEIE
Enable bit for FIFO error and exception interrupt