GD32W51x User Manual
339
12.6.3.
Interrupt flag clear register 0 (DMA_INTC0)
Address offset: 0x08
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTFIFC3 HTFIFC3 TAEIFC3 SDEIFC3 Reserved FEEIFC3 FTFIFC2 HTFIFC2 TAEIFC2 SDEIFC2 Reserved FEEIFC2
w
w
w
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FTFIFC1 HTFIFC1 TAEIFC1 SDEIFC1 Reserved FEEIFC1 FTFIFC0 HTFIFC0 TAEIFC0 SDEIFC0 Reserved FEEIFC0
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27/21/11/5
FTFIFCx
Clear bit for Full transfer finish flag of channel x (x=0…3)
0: No effect
1: Clear full transfer finish flag
26/20/10/4
HTFIFCx
Clear bit for half transfer
finish flag of channel x (x=0…3)
0: No effect
1: Clear half transfer finish flag
25/19/9/3
TAEIFCx
Clear bit for ransfer access error flag of channel x (x=0…3)
0: No effect
1: Clear transfer access error flag
24/18/8/2
SDEIFCx
Clear bit for single data mode exception of channel x (x=0…3)
0: No effect
1: Clear single data mode exception flag
23/17/7/1
Reserved
Must be kept at reset value.
22/16/6/0
FEEIFCx
Clear bit for FIFO error and exception of channel x (x=0…3)
0: No effect
1: Clear FIFO error and exception flag
12.6.4.
Interrupt flag clear register 1 (DMA_INTC1)
Address offset: 0x0C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTFIFC7 HTFIFC7 TAEIFC7 SDEIFC7 Reserved FEEIFC7 FTFIFC6 HTFIFC6 TAEIFC6 SDEIFC6 Reserved FEEIFC6
w
w
w
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FTFIFC5 HTFIFC5 TAEIFC5 SDEIFC5 Reserved FEEIFC5 FTFIFC4 HTFIFC4 TAEIFC4 SDEIFC4 Reserved FEEIFC4