GD32W51x User Manual
355
11: Trace pin used in synchronous mode and the data length is 4
5
TRACE_IOEN
Trace pin allocation enable
This bit is set and reset by softw are
0: Trace pin allocation disable
1: Trace pin allocation enable
4:3
Reserved
Must be kept at reset value
2
STB_HOLD
Standby mode hold register
This bit is set and reset by softw are
0: no effect
1: At the standby mode, the clock of AHB bus and system clock are provided by
CK_IRC16M, a system reset generated w hen exit standby mode
1
DSLP_HOLD
Deep-sleep mode hold register
This bit is set and reset by softw are
0: no effect
1: At the Deep-sleep mode, the clock of AHB bus and system clock are provided by
CK_IRC16M
0
SLP_HOLD
Sleep mode hold register
This bit is set and reset by softw are
0: no effect
1: At the sleep mode, the clock of AHB is on.
13.4.3.
Control register 1 (DBG_CTL1)
Address offset: 0x08
Reset value: 0x0000 0000; power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
I2C1_HO
LD
I2C0_HO
LD
Reserved.
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved.
FWDGT_
HOLD
WWDGT
_HOLD
RTC_HO
LD
Reserved
TIMER5_
HOLD
TIMER4_
HOLD
TIMER3_
HOLD
TIMER2_
HOLD
TIMER1_
HOLD
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value.
22
I2C1_HOLD
I2C1 hold bit
This bit is set and reset by softw are