Rev. 1.0, 02/00, page 850 of 1141
29.5.9
Screen Control Register (DCNTL)
8
9
R/W
10
—
11
12
R/W
R/W
13
15
BLKS
0
OSDON
0
—
0
EDGE
0
EDGC
0
R/W
CDSPON
0
R/W
R/W
R/W
DISPM
0
LACEM
0
14
Bit:
Initial value:
R/W
0
1
R/W
2
R/W
3
4
R/W
R/W
5
7
BLU1
0
BLU0
0
CAMP
0
KAMP
0
BAMP
0
R/W
BR
0
R/W
R/W
R/W
BG
0
BB
0
6
Bit:
Initial value:
R/W
The DCNTL is a 16-bit read/write register used to switch between superimposed and text display
modes, set the background and color for text display mode in screen units, and turn OSD display
on and off.
When reset, when the module is stopped, in sleep mode, in standby mode, in watch mode, in
subactive mode, or in subsleep mode, the DCNTL is initialized to H'0000.
When the OSD display update timing control bit (DTMV) is 1, the OSD display is updated to the
screen control register settings except the setting in bit 13 (LACEM bit) synchronously with the
Vsync signal (OSDV).
Bit 15
OSD C. Video Display Enable Bit (CDSPON): Turns OSDC C.Video display output on
and off.
Bit 15
CDSPON
Description
0
OSD C.Video display is off
(Initial value)
1
OSD C.Video display is on
Bit 14
Superimposed/Text Display Mode Select Bit (DISPM): Selects superimposed mode or
text display mode.
When selecting a display mode, the dot clock also serves as the AFC circuit reference clock, and
so the AFC circuit reference Hsync signal must be switched. For details, refer to section 27.3.6,
Automatic Frequency Controller (AFC).
Bit 14
DISPM
Description
0
Superimposed mode is selected
(Initial value)
1
Text display mode is selected