Rev. 1.0, 02/00, page 605 of 1141
FIFO Timer Capture Register (FTCTR)
8
0
9
0
R
10
0
R
11
0
12
0
R
0
R
13
14
0
15
FTCTR12 FTCTR11 FTCTR10 FTCTR9
FTCTR8
0
R
FTCTR15
R
R
R
FTCTR14 FTCTR13
Bit :
Initial value :
R/W :
0
0
1
0
R
2
0
R
3
0
4
0
R
0
R
5
6
0
7
FTCTR4
FTCTR3
FTCTR2
FTCTR1
FTCTR0
0
R
FTCTR7
R
R
R
FTCTR6
FTCTR5
Bit :
Initial value :
R/W :
FTCRT is a register to display the count of the 16-bit timer counter.
FTCRT is an 16-bit read-only register. It captures the counter value when the VD signal is
detected in PB mode. Only a word access is accepted. If a byte access is attempted, correct
operation is not guaranteed. It is initialized to H'0000 by a reset or in stand-by mode.
Note:
The same address is assigned to the FTCTR and the FIFO timing pattern register 1
(FTPRA). Accordingly, if a write is attempted, the value is written in FTPRA.
DFG Reference Count Register (DFCTR)
0
*
1
*
R
2
*
R
3
*
4
*
R
5
6
1
7
DFCTR4
DFCTR3
DFCTR2
DFCTR1
DFCTR0
R
R
1
1
Bit :
Initial value :
R/W :
Note : * Don't care
DFCTR is a register to count DFG pulses.
DFCTR is an 8-bit read-only register. Bits 7 to 5 are reserved; they cannot be modified and are
always read as 1. It is initialized to H'E0 by a reset or in stand-by mode.
Note:
The same address is assigned to the DFCTR and the DFG reference register 1 (DFCRA).
Accordingly, if a write is attempted, the value is written in DFCRA.
Bits 4 to 0—DFG Pulse Count Bits (DFCTR4 to DFCTR0): These bits count DFG pulses.