Rev. 1.0, 02/00, page 812 of 1141
When reset, when the module is stopped, in sleep mode, in standby mode, in watch mode, in
subactive mode, or in subsleep mode, the SDATA register values are indeterminate.
28.2.5
Module Stop Control Register (MSTPCR)
7
1
R/W
MSTP
15
MSTP
14
MSTP
13
MSTP
12
MSTP
11
MSTP
10
MSTP
9
MSTP
8
MSTP
7
MSTP
6
MSTP
5
MSTP
4
MSTP
4
MSTP MSTP
1
MSTP
0
6
1
R/W
5
4
1
R/W
MSTPCRH
MSTPCRL
1
R/W
3
1
R/W
2
1
R/W
1
1
R/W
0
1
R/W
7
1
R/W
6
1
R/W
5
1
R/W
4
1
R/W
3
1
R/W
2
1
R/W
1
1
R/W
0
1
R/W
Bit:
Initial value:
R/W:
The MSTPCR consists of two 8-bit read/write registers for controlling the module stop mode.
Writing 0 to the MSTP3 bit starts the data slicer; setting the MSTP3 bit to 1 stops the data slicer at
the end of a bus cycle and the module stop mode is entered. Before writing 0 to this bit, set the
MSTP9 bit to 0, to operate the sync separator.
The registers cannot be read or written to in module stop mode. For details, refer to section 4.5,
Module Stop Mode.
Bit 3
Module Stop (MSTP3): Specifies the module stop mode for the data slicer.
Bit 3
MSTP3
Description
0
Clears the module stop mode for the data slicer
1
Specifies the module stop mode for the data slicer
(Initial value)