Rev. 1.0, 02/00, page 497 of 1141
SDA
(Master output)
SDA
(Slave output)
2
1
2
1
4
3
6
5
8
7
9
Bit 7
Bit 6
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
IRIC
ICDRS
ICDRR
RDRF
SCL
(Master output)
Start condition
issurance
SCL
(Slave output)
Interrupt request
generated
A R/W
A R/W
[5] Read ICDR
[5] Clear IRIC
User processing
Slave address
Data 1
[4]
A
R/W
Figure 23.9 Example of Timing in Slave Receive Mode (MLS = ACKB = 0)