Rev. 1.0, 02/00, page 602 of 1141
FIFO Timing Pattern Register 1 (FTPRA)
8
*
9
*
W
10
*
W
11
*
12
*
W
*
W
13
14
*
15
FTPRA12 FTPRA11 FTPRA10 FTPRA9
FTPRA8
*
W
FTPRA15
W
W
W
FTPRA14 FTPRA13
Bit :
Initial value :
R/W :
0
*
1
*
W
2
*
W
3
*
4
*
W
*
W
5
6
*
7
FTPRA4
FTPRA3
FTPRA2
FTPRA1
FTPRA0
*
W
FTPRA7
W
W
W
FTPRA6
FTPRA5
Bit :
Initial value :
R/W :
Note : * Don't care
FTPRA is a register to write the timing pattern data of FIFO1. The timing data written in FPDRA
is written at the same time to the position of the FIFO1 pointed by the buffer pointer together with
the buffer data of FPDRA.
FTPRA is an 16-bit write-only register. Only a word access is valid. If a byte access is attempted,
correct operation is not guaranteed. It is not initialized by a reset or in stand-by or module stop
mode; accordingly be sure to write data before use.
Note:
The same address is assigned to the FTPRA and the FIFO timer capture register (FTCTR).
Accordingly, the value of FTCTR is read out if a read is attempted.
FIFO Timing Pattern Register 2 (FTPRB)
8
*
9
*
W
10
*
W
11
*
12
*
W
*
W
13
14
*
15
FTPRB12 FTPRB11 FTPRB10 FTPRB9
FTPRB8
*
W
FTPRB15
W
W
W
FTPRB14 FTPRB13
Bit :
Initial value :
R/W :
0
*
1
*
W
2
*
W
3
*
4
*
W
*
W
5
6
*
7
FTPRB4
FTPRB3
FTPRB2
FTPRB1
FTPRB0
*
W
FTPRB7
W
W
W
FTPRB6
FTPRB5
Bit :
Initial value :
R/W :
Note : * Don't care
FTPRB is a register to write the timing pattern data of FIFO2. The timing data written in FPDRB
is written at the same time to the position of the FIFO2 pointed by the buffer pointer together with
the buffer data of FPDRB.
FTPRB is an 16-bit write-only register. Only a word access is valid. If a byte access is attempted,
correct operation is not guaranteed. If a read is attempted, an undetermined value is read out. It is
not initialized by a reset or in stand-by or module stop mode; accordingly be sure to write data
before use.