Rev. 1.0, 02/00, page 802 of 1141
28.1.4
Register Configuration
Table 28.2 shows the data slicer registers.
Table 28.2
Register Configuration
Name
Abbrev.
R/W
Size
Initial Value
Address
*
3
Slice even-field mode register
SEVFD
R/(W)
*
1
Word/byte
H'2000
H'D220
Slice odd-field mode register
SODFD
R/(W)
*
1
Word/byte
H'2000
H'D222
Slice line setting register 1
SLINE1
R/W
Word/byte
H'20
H'D224
Slice line setting register 2
SLINE2
R/W
Word/byte
H'20
H'D225
Slice line setting register 3
SLINE3
R/W
Word/byte
H'20
H'D226
Slice line setting register 4
SLINE4
R/W
Word/byte
H'20
H'D227
Slice detection register 1
SDTCT1
R/(W)
*
2
Word/byte
H'10
H'D228
Slice detection register 2
SDTCT2
R/(W)
*
2
Word/byte
H'10
H'D229
Slice detection register 3
SDTCT3
R/(W)
*
2
Word/byte
H'10
H'D22A
Slice detection register 4
SDTCT4
R/(W)
*
2
Word/byte
H'10
H'D22B
Slice data register 1
SDATA1
R
Word/byte
Undefined
H'D22C
Slice data register 2
SDATA2
R
Word/byte
Undefined
H'D22E
Slice data register 3
SDATA3
R
Word/byte
Undefined
H'D230
Slice data register 4
SDATA4
R
Word/byte
Undefined
H'D232
Notes: 1. Only 0 can be written to clear the flag (bit 14).
2. Bits 7 to 0 are cleared when 1 is written to bit 7 of the corresponding slice line setting
register.
3. Lower 16 bits of the address.
28.1.5
Data Slicer Use Conditions
Table 28.3 indicates the conditions of use of the data slicer.
Table 28.3
Data Slicer Use Conditions
Sync Signal Input for Sync Separation
Data Slicer
Sync separation signal input from CVin2
Usable
Sync separation signal input from Csync
Usable
Hsync or Vsync separation signals
Usable