Rev. 1.0, 02/00, page 643 of 1141
CFG Lock LOWER Data Register (CFRLDR)
8
0
9
0
W
10
0
W
11
0
12
0
W
0
W
13
14
0
15
CFRLDR12 CFRLDR11 CFRLDR10 CFRLDR9 CFRLDR8
1
W
CFRLDR15
W
W
W
CFRLDR14 CFRLDR13
Bit :
Initial value :
R/W :
0
0
1
0
W
2
0
W
3
0
4
0
W
0
W
5
6
0
7
CFRLDR4 CFRLDR3 CFRLDR2 CFRLDR1 CFRLDR0
0
W
CFRLDR7
W
W
W
CFRLDR6 CFRLDR5
Bit :
Initial value :
R/W :
CFRLDR is a 16-bit write-only register used to set the lock range on the LOWER side when
capstan speed lock is detected, and to set the limit value on LOWER side when limiter function is
in use.
When lock is being detected, if the drum speed is detected within the lock range, the lock counter
that has been set by CFRCS 1 and 0 bits of CFVCR register decrements the count. If the set value
of CFRCS 1 and 0 matches the number of times of occurrence of locking, the computation of the
digital filter in the drum phase system can be controlled automatically. Also, if the CFG speed
error data is under the CFRLDR value when the limiter function is in use, the CFRLDR value can
be used as the data for computation by the digital filter.
Only a word access is valid. If a byte access is attempted, correct operation is not guaranteed. No
read is valid. If a read is attempted, an undetermined value is read out. It is initialized to H'8000
by a reset, or in stand-by or module-stop mode.
Capstan Speed Error Detection Control Register (CFVCR)
0
0
1
0
(R)
*2
/W
2
0
R/W
3
0
4
0
R/W
0
R/(W)
*1
5
6
0
7
CFRFON CF-R/UNR CPCNT
CFRCS1
CFRCS0
0
R/W
CFCS1
(R)
*2
/W
R
R/W
CFCS0
CFOVF
Notes:
Bit :
Initial value :
R/W :
1. Only 0 can be written.
2. If read-accessed, the counter value is read out.
CFVCR is an 8-bit read/write register that controls the operation of capstan speed error detection.
Bit 3 accepts only read, and bit 5 accepts only read and 0 write. It is initialized to H'00 by a reset,
or in stand-by or module-stop mode.