Rev. 1.0, 02/00, page 803 of 1141
28.2
Register Description
28.2.1
Slice Even- (Odd-) Field Mode Register (SEVFD, SODFD)
(1) Slice even-field mode register
8
0
9
STBE1
R/W
0
10
STBE2
R/W
0
11
STBE3
R/W
0
12
STBE4
R/W
0
1
13
—
—
0
15
14
EVNIF
R/(W)
*
R/W
STBE0
0
R/W
EVNIE
Bit:
Initial value:
R/W:
0
0
1
DLYE1
R/W
0
2
DLYE2
R/W
0
3
DLYE3
R/W
0
4
DLYE4
R/W
0
0
5
SLVLE0
R/W
0
7
6
SLVLE1
R/W
R/W
DLYE0
0
R/W
SLVLE2
Bit:
Initial value:
R/W:
(2) Slice odd-field mode register
8
0
9
STBO1
R/W
0
10
STBO2
R/W
0
11
STBO3
R/W
0
12
STBO4
R/W
0
1
13
—
—
0
15
14
ODDIF
R/(W)
*
R/W
STBO0
0
R/W
ODDIE
Bit:
Initial value:
R/W:
0
0
1
DLYO1
R/W
0
2
DLYO2
R/W
0
3
DLYO3
R/W
0
4
DLYO4
R/W
0
0
5
SLVLO0
R/W
0
7
6
SLVLO1
R/W
R/W
DLYO0
0
R/W
SLVLO2
Bit:
Initial value:
R/W:
Note:
*
Only 0 can be written to clear the flag.
The SEVFD and SODFD control the start bit detection starting position, slice voltage level, data
sampling delay time, and interrupts. The SEVFD holds settings for even fields, and the SODFD
holds settings for odd fields. When reset, when the module is stopped, in sleep mode, in standby
mode, in watch mode, in subactive mode, or in subsleep mode, the SEVFD and SODFD are both
initialized to H'2000.
The SEVFD and SODFD are 16-bit read/write registers; however, rewriting of SEVFD or SODFD
should be performed after output of an even- (odd-) field slice completion interrupt. During data
slice operations, if SEVFD or SODFD is rewritten, a malfunction will result; do not perform
rewriting during data slice operation.