Rev. 1.0, 02/00, page 789 of 1141
(3) Inputting the Hsync and Vsync Signals Separately as Sources
The Hsync signal having the polarity selected by the SYNCT bit (bit 4) of the SEPIMR is
input to the Csync/Hsync terminal, and is input through the Csync Schmitt circuit to the digital
H separation counter; the Vsync signal having the polarity selected by the SYNCT bit is input
to the Vsync/VLPF terminal, and is sent through the Vsync Schmitt circuit to the digital V
separation counter. Figure 27.19 shows this method.
CVin2
Csync
a
1
1
0
0
b
a
b
Hsync
Vsync
VLPF
Vsync/VLPF
Csync/Hsync
Hsync
Vsync
External
SW3
Internal
SW5
Internal
SW6
External
SW2
External
SW1
Reference
voltage switch
Register
control
I/O switch
I/O
switch
Polarity
switch
Polarity
switch
Digital H
separation
counter
Digital V
separation
counter
DLPFON
Csync polarity
Schmitt circuit
Vsync polarity
Schmitt circuit
External circuit
Inside LSI
Csync
separation
comparator
External
SW4
CVin2
–
+
CCMPSL
CCMPV0, 1
SYNCT
VSEL
SEPV
SEPH
Sync tip
clamp
Figure 27.19 Sync Source Selection When Using the Hsync and Vsync Signals Separately
Source
Signal
Vsync
Detection
External
SW1
External
SW2
External
SW3
External
SW4
CCMPSL
(Internal
SW5)
VSEL
(Internal
SW6)
Csync/
Hsync
Terminal
I/O
Hsync
and
Vsync
input
Vsync
Schmitt
Off
Off
b
b
1
0
Input